Ihr Bedarf geht darüber hinaus?
Menge | |
---|---|
1+ | CHF 3.130 |
10+ | CHF 2.920 |
25+ | CHF 2.800 |
50+ | CHF 2.740 |
100+ | CHF 2.680 |
250+ | CHF 2.640 |
500+ | CHF 2.600 |
Produktspezifikationen
Produktbeschreibung
AS7C513B-12TCN is a 5V 32K×16 CMOS SRAM. It is a high performance CMOS 524,288-bit static random access memory (SRAM) device organized as 32,768 words × 16 bits. It is designed for memory applications where fast data access, low power, and simple interfacing are desired. Equal address access and cycle times (tAA, tRC, tWC) of 10/12/15/20ns with output enable access times (tOE) of 5, 6, 7, 8ns are ideal for high performance applications. The chip enable input active-low CE permits easy memory expansion with multiple-bank memory systems. The device provides multiple center power and ground pins, and separate byte enable controls, allowing individual bytes to be written and read. Active-low LB controls the lower bits, I/O0 – I/O7, and active-low UB controls the higher bits, I/O8 – I/O15.
- Center power and ground pins
- High speed, 10/12/15/20ns address access time, 5, 6, 7, 8ns output enable access time
- Low power consumption, 605mW/max at 10ns (active), 55mW/max CMOS (standby)
- 6 T 0.18 u CMOS technology
- Easy memory expansion with active-low CE, active-low OE inputs
- TTL- and CMOS-compatible, three-state I/O
- 44-pin JEDEC standard packages
- ESD protection is ≥ 2000volts, latch-up current is ≥ 200mA
- 12ns access time, TSOP 2 package
- Commercial temperature range from 0 to 70°C
Technische Spezifikationen
Asynchron
32K x 16 Bit
44Pin(s)
5.5V
-
0°C
-
512Kbit
TSOP-II
4.5V
5V
Oberflächenmontage
70°C
No SVHC (27-Jun-2024)
Technische Dokumente (1)
Gesetzgebung und Umweltschutz
Land, in dem der letzte Fertigungsprozeß ausgeführt wurde.Herkunftsland:China
Land, in dem der letzte Fertigungsprozeß ausgeführt wurde.
RoHS
RoHS
Produkt-Konformitätszertifikat