Vous en voulez davantage ?
Quantité | Prix (hors TVA) |
---|---|
1+ | CHF 2.380 |
10+ | CHF 2.080 |
25+ | CHF 1.720 |
50+ | CHF 1.540 |
100+ | CHF 1.430 |
250+ | CHF 1.340 |
500+ | CHF 1.260 |
1000+ | CHF 1.210 |
Informations produit
Aperçu du produit
The SN74LVC573APW is an octal transparent D Latch with 3-state outputs. It is designed for 1.65 to 3.6V VCC operation. It is specifically for driving highly capacitive or relatively low-impedance loads. It is particularly suitable for implementing buffer registers, input/output (I/O) ports, bidirectional bus drivers and working registers. While the LE input is high, the Q outputs follow the data (D) inputs. When LE is taken low, the Q outputs are latched at the logic levels at the D inputs. A buffered OE\ input can be used to place the eight outputs in either a normal logic state (high or low logic levels) or the high-impedance state. In the high-impedance state, the outputs neither load nor drive the bus lines significantly. The highimpedance state and increased drive provide the capability to drive bus lines without interface or pullup components. OE\ does not affect the internal operations of the latches.
- Support mixed-mode signal operation on all ports
- Ioff Supports live insertion, partial power down mode and back drive protection
- Latch-up performance exceeds 250mA per JESD 17
- Green product and no Sb/Br
Spécifications techniques
74LVC573
Trois états
24mA
TSSOP
1.65V
8bit
74573
85°C
-
No SVHC (27-Jun-2018)
Type D Transparent
6.9ns
TSSOP
20Broche(s)
3.6V
74LVC,
-40°C
0
MSL 1 - Illimité
Documents techniques (1)
Produits de remplacement pour SN74LVC573APW
1 produit trouvé
Législation et Questions environnementales
Pays dans lequel la dernière étape de production majeure est intervenuePays d'origine :Malaysia
Pays dans lequel la dernière étape de production majeure est intervenue
RoHS
RoHS
Certificat de conformité du produit